## LAB A

Due 3.12.2023

## **Application Acceleration with High-Level Synthesis** 11120EE521800

Department of Electrical Engineering National Tsing Hua University, Taiwan

Name: 吳永玹

ID: 111022533

• Introduce the DCT code structure, hierarchy, loops. And code snippet

```
read_data()
   RD_Loop_Row
        RD_Loop_Col
dct_2d()
    Row_DCT_Loop
       dct_1d()
            DCT_Outer_Loop
               DCT_Inner_Loop
    Xpose_Row_Outer_Loop
        Xpose_Row_Inner_Loop
   Col_DCT_Loop
        dct_1d()
           DCT_Outer_Loop
               DCT Inner Loop
    Xpose_Col_Outer_Loop
        Xpose_Col_Inner_Loop
write data()
    WR_Loop_Row
        WR_Loop_Col
          Fig.1
```

The hierarchy of DCT code is as shown in Fig.1. The top function is `dct()`. `dct()` first reads data into fpga BRAM by calling `read\_data()`, then calls `dct\_2d()` to process the data, finally writes the processed data out using `write\_data()`. Both `read\_data()` and `write\_data()` use two level nested loop to read/write data, since the input/output data is in the form of 2d array. `dct\_2d()` first perform 1d dct transform on the rows (`Row\_DCT\_Loop`) of input data, then perform same transform on its columns (`Row\_DCT\_Loop`). In order to reuse the same function `dct\_1d()`, the code transpose (`Xpose\_Row\_Outer/Inner\_Loop`) the output of `dct\_1d()` after perform 1d dct on rows, then pass this to `dct\_1d()` again, then transpose (`Xpose\_Col\_Outer/Inner\_Loop`) the output back. `dct\_1d()` internally uses two-level nested loops to perform product of input row vector of length 8 with a constant 8x8 coefficient matrix.

• Explain the calculation of Latency of loop, sub loop, and function from Latency/Loop table

| Modules & Loops                           | Issue Type | Violation Type | Distance | Slack | Latency(cycles) | Latency(ns) | Iteration Latency | Interval | Trip Count | Pipelined |
|-------------------------------------------|------------|----------------|----------|-------|-----------------|-------------|-------------------|----------|------------|-----------|
| ⊿ 🔯 dct                                   |            |                |          | -     | 416             | 4.160E3     | -                 | 73       | -          | dataflow  |
|                                           |            |                |          |       | 66              | 660.000     |                   | 66       |            | no        |
| RD_Loop_Row_RD_Loop_Col                   |            |                |          |       | 64              | 640.000     |                   |          | 64         | yes       |
| ▲ O Loop_Row_DCT_Loop_proc                |            |                |          |       |                 | 720.000     |                   |          |            | no        |
| Row_DCT_Loop_DCT_Outer_Loop               |            |                |          |       | 70              | 700.000     | 8                 |          | 64         | yes       |
| ■ Loop_Xpose_Row_Outer_Loop_proc          |            |                |          |       |                 | 670.000     |                   |          |            | no        |
| Xpose_Row_Outer_Loop_Xpose_Row_Inner_Loop |            |                |          |       | 65              | 650.000     |                   |          | 64         | yes       |
| ▲      Loop_Col_DCT_Loop_proc             |            |                |          |       | 72              | 720.000     |                   | 72       |            | no        |
| Col_DCT_Loop_DCT_Outer_Loop               |            |                |          |       | 70              | 700.000     |                   |          | 64         | yes       |
| ■ Loop_Xpose_Col_Outer_Loop_proc          |            |                |          |       |                 | 670.000     |                   |          |            | no        |
| Xpose_Col_Outer_Loop_Xpose_Col_Inner_Loop |            |                |          |       | 65              | 650.000     |                   |          | 64         | yes       |
|                                           |            |                |          |       |                 | 670.000     |                   |          |            | no        |
| WR_Loop_Row_WR_Loop_Col                   |            |                |          | -     | 65              | 650.000     | 3                 | 1        | 64         | yes       |
| Fig.2                                     |            |                |          |       |                 |             |                   |          |            |           |



## Calculation of `latency` for function

Take `read\_data` function in Fig.2 above for example. Since the `read\_data` function in Fig.2 is not pipelined, its `latency` will be equal to its `interval`. From Fig.2 we see that its interval is 66, which is calculated using the `Interval`, `trip count`, and `Iteration latency` of its underling loop as follow:

(Interval) \* (trip count) + (Iteration latency) = 
$$1 * 64 + 2 = 66$$

## Calculation of `latency` for loop

The latency for the loop `Row\_DCT\_Loop` is calculated from its own `Iteration latency` and `trip count`:

(Iteration latency) \* (trip count) = 
$$23 * 8 = 184$$

• Examine the synthesis log to list what steps the tool takes during synthesis.

```
INFO: [HLS 200-111] Finished File checks and directory preparation
INFO: [HLS 200-111] Finished Source Code Analysis and Preprocessing INFO: [HLS 200-111] Finished Compiling Optimization and Transform
INFO: [HLS 200-111] Finished Checking Pragmas
INFO: [HLS 200-111] Finished Standard Transforms
INFO: [HLS 200-111] Finished Checking Synthesizability
INFO: [HLS 200-111] Finished Loop, function and other optimizations
INFO: [HLS 200-111] Finished Architecture Synthesis
INFO: [SCHED 204-11] Finished scheduling.
INFO: [BIND 205-100] Finished micro-architecture generation.
INFO: [HLS 200-111] Finished Binding
INFO: [SCHED 204-11] Finished scheduling.
INFO: [BIND 205-100] Finished micro-architecture generation.
INFO: [HLS 200-111] Finished Binding
INFO: [RTGEN 206-100] Finished creating RTL model for 'dct_Pipeline_RD_Loop_Row_RD_Loop_Col'.
INFO: [HLS 200-111] Finished Creating RTL model
INFO: [RTGEN 206-100] Finished creating RTL model for 'dct_Pipeline_Row_DCT_Loop_DCT_Outer_Loop'.
INFO: [HLS 200-111] Finished Creating RTL model
INFO: [HLS 200-111] Finished Generating all RTL models
INFO: [HLS 200-111] Finished Updating report files
INFO: [HLS 200-111] Finished Command csynth_design CPU user time
                                                 Fig.3
```

Fig.3 lists all steps the tool takes during C-synthesis. This is extracted from the synthesis log of my solution 1.

• Check the tool automatic perform pipeline, inline?

```
INFO: [XFORM 203-510] Pipelining loop 'RD_Loop_Col' (dct.cpp:87) in function 'dct' automatically.

INFO: [XFORM 203-510] Pipelining loop 'DCT_Outer_Loop' (dct.cpp:39) in function 'dct' automatically.

INFO: [XFORM 203-510] Pipelining loop 'Xpose_Row_Inner_Loop' (dct.cpp:39) in function 'dct' automatically.

INFO: [XFORM 203-510] Pipelining loop 'DCT_Outer_Loop' (dct.cpp:39) in function 'dct' automatically.

INFO: [XFORM 203-510] Pipelining loop 'Xpose_Col_Inner_Loop' (dct.cpp:39) in function 'dct' automatically.

INFO: [XFORM 203-510] Pipelining loop 'MR_Loop_Col' (dct.cpp:104) in function 'dct' automatically.

INFO: [XFORM 203-510] Pipelining loop 'MR_Loop_Col' (dct.cpp:104) in function 'dct' automatically.

INFO: [XFORM 203-502] Unrolling all sub-loops inside loop 'DCT_Outer_Loop' (dct.cpp:9) in function 'dct' for pipelining.

INFO: [XFORM 203-502] Unrolling all sub-loops inside loop 'DCT_Outer_Loop' (dct.cpp:9) in function 'dct' for pipelining.

INFO: [XFORM 203-102] Partitioning array 'dct_coeff_table' in dimension 2 automatically.

Fig.4
```

```
46 INFO: [HLS 214-178] Inlining function 'dct_1d(short*, short*)' into 'dct_2d(short (*) [8], short (*) [8])' (dct.cpp:36:0)
47 INFO: [HLS 214-178] Inlining function 'read_data(short*, short (*) [8])' into 'dct(short*, short*)' (dct.cpp:119:0)
48 INFO: [HLS 214-178] Inlining function 'dct_2d(short (*) [8], short (*) [8])' into 'dct(short*, short*)' (dct.cpp:119:0)
49 INFO: [HLS 214-178] Inlining function 'write_data(short (*) [8], short*)' into 'dct(short*, short*)' (dct.cpp:119:0)

Fig.5
```

From Fig.4 and Fig.5 we see that indeed that tool automatically perform several pipelining and inlinings when I do not specify any directive.

• Explain Schedule Viewer in greater detail, try to understand the operation/variable dependency and its latency.

Following I'll explain the schedule viewer by examples.

| Modules & Loops  | Latency(cycles) | Latency(ns) | lteration Latency | Interval | Trip Count | Pipelined |
|------------------|-----------------|-------------|-------------------|----------|------------|-----------|
| ▲ S Row_DCT_Loop | 184             | 1.840E3     | 23                | -        | 8          | no        |
|                  | 21              | 210.000     |                   | 21       |            | no        |
|                  | 16              | 160.000     |                   | 16       |            | no        |
| DCT_Outer_Loop   | 14              | 140.000     | 8                 | 1        | 8          | yes       |
|                  |                 |             |                   |          |            |           |
|                  | Fig.5-1         |             |                   |          | ·          |           |







Fig.5-1 through Fig.5-4 are taken from solution3.

- From Fig.5-1 we see that `DCT\_Outer\_Loop` has `iteration latency` of 8, and we can get this info from schedule view: from Fig.5-4 we see the blue bar spans over 8 clock cycles from 0 to 7.
- From Fig.5-1 we see that the II of `DCT\_Outer\_Loop` is 1, and we can get this info from schedule view: from Fig.5-4 we see that on the blue bar it displays the text "ii=1".
- From Fig.5-1 we see that `dct\_1d` has `interval` of 21, and we can get this info from schedule view: from Fig.5-3 we see that `dct\_1d` function's schedule spans 5 clock cycles, and at the last clock cycles, it passes data into a multi-cycle function `dct\_1d\_Pipeline\_DCT\_Outer\_Loop`, whose `interval` is 16. Therefore, the `interval` of `dct\_1d` is 5 + 16 = 21.
- From Fig.5-1 we see that `Row\_DCT\_Loop` has `iteration latency` of 23, and we can get this info from schedule view: from Fig.5-2 we see that the loop `Row\_DCT\_Loop` spans over 2 clock cycles, and in the middle it calls the multi-cycle function `dct\_1d`, which has `interval` of 21. Therefore, the minimum `interval` (== `iteration latency` for sequential loop) of `Row\_DCT\_Loop` is 2 + 21 = 23.
- For each optimization, show the observation of deficiency first.

|                 | TABLE-2                                                                                                     |                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
|-----------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|                 | Changes made                                                                                                | Reason                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| sol1 -> sol2    | Pipeline inner loops for all nested loops                                                                   | Before one data finished processing, the next data cannot begin -> Most resources are idle.                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| Sol2 -><br>sol3 | Change `dct_1d` to completely unroll inner loop, and then pipeline outer loops.                             | Some operations in the outer loop level prevent loop flattening due to data dependency, which makes it no benefit in pipelining only the inner loop.                                                                                                                                                          |  |  |  |  |  |  |  |
| Sol3 -><br>sol4 | Parallelize memory read by partitioning `buf_2d_in` and `col_inbuf'.                                        | Reading from single 2-port BRAM found to be the bottle neck.                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
| Sol4 -><br>sol5 | Enable inter-functions/loops parallelization by applying dataflow optimization to functions/loops of `dct`. | Same reason as the one in `sol1 -> sol2`, but at functions/loops level.                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| Sol5 -><br>sol6 | Inline `dct_2d` function into its upper level function `dct`.                                               | Many functions/loops are hidden under `dct_2d` and therefore are not them subject to dataflow optimization applied in previous step. Inlining `dct_2d` makes functions/loops of `dct_2d` to become functions/loops of `dct`, which makes them also subject to dataflow optimization applied in previous step. |  |  |  |  |  |  |  |

• Show why Row\_DCT\_Loop/COL\_DCT\_loop cannot do the flatten?

```
reg [2:0] tmp0, tmp1, ..., tmp7 = 0;
reg [2:0] k0, k1, ..., k7 = 0;
reg [2:0] k = 0, tmp = 0;
always@(posedge clk)begin
   k0 <= k;
   k1 <= k0;
   k2 <= k1;
   k7 <= k6;
                 src[0] * dct_coeff_table[k0][0];
   tmp0 <=
   tmp1 <= tmp0 + src[1] * dct_coeff_table[k1][1];</pre>
   tmp2 <= tmp1 + src[2] * dct_coeff_table[k2][2];</pre>
   tmp7 <= tmp6 + src[7] * dct_coeff_table[k7][7];</pre>
   tmp <= tmp7;
   dst[?] = DESCALE(tmp, CONST_BITS);
   k \leqslant k + 1;
                       Fig.8
```

When we only pipeline the inner loop `DCT\_Inner\_Loop`, the resulting Verilog code would look like the one in Fig.8, where the pipelined `DCT\_Inner\_Loop` (the region between the '/'-barriers) can now take one new `k` value from outer loop in every clock cycle. Everything outside of `DCT\_Inner\_Loop` is not pipelined. We now see a problem: line25 will use the output `tmp` from `DCT\_Inner\_Loop`, but what the `?` in `dst[?]` should be? One correct way is make it `k7 + 3'd1', but since `k7' in internal to `DCT\_Inner\_Loop` and it created as a result of performing pipelining on `DCT\_Inner\_Loop`, so it is not accessible to everything outside of `DCT\_Inner\_Loop`. To make it possible for line25 to use `k7', we need to perform pipeline on `DCT\_Outer\_Loop` instead.

• For each optimization steps, show latency and delay timing.

| <b>⊟ Latency</b>   |       |           |           |           |           |           |           |
|--------------------|-------|-----------|-----------|-----------|-----------|-----------|-----------|
|                    |       | solution1 | solution2 | solution3 | solution4 | solution5 | solution6 |
| Latency (cycles)   | min   | 423       | 2450      | 642       | 578       | 577       | 416       |
|                    | max   | 423       | 2450      | 642       | 578       | 577       | 416       |
| Latency (absolute) | min   | 4.230 us  | 24.500 us | 6.420 us  | 5.780 us  | 5.770 us  | 4.160 us  |
|                    | max   | 4.230 us  | 24.500 us | 6.420 us  | 5.780 us  | 5.770 us  | 4.160 us  |
| Interval (cycles)  | min   | 424       | 2451      | 643       | 579       | 443       | 73        |
|                    | max   | 424       | 2451      | 643       | 579       | 443       | 73        |
|                    |       |           |           |           |           |           |           |
|                    | Fig.9 |           |           |           |           |           |           |

From Fig.9 we see that all solutions have shorter `interval` and `latency` compare with their previous ones except for solution2. The reason why solution1 is so good is that: the tools automatically perform several inlinings and loop flattenings for solution1, who have no any directives applied to it by me yet, but the tool performs not so much automatic inlinings and loop flattenings for other solutions to which I've already applied some directives.

• Show memory block and how array partition helps, show Resource profile, scheduler waveform, how the memory is implemented?









| TABLE-1: Compare latencies and interval of `dct_1d` functions of sol3 and sol4. |         |                   |          |  |  |  |  |
|---------------------------------------------------------------------------------|---------|-------------------|----------|--|--|--|--|
|                                                                                 | Latency | Iteration latency | Interval |  |  |  |  |
| Solution3                                                                       | 21      |                   | 21       |  |  |  |  |
| Solution4                                                                       | 16      |                   | 16       |  |  |  |  |

Solution4 is derived by applying array partition on solution3. From Fig.9 we see that both `latency` and `interval` of solution4 are shorter than that of solution3.

From Fig.11(b) we see that there at most can only be two reads (`src\_load` operations) in one clock cycle from the `src` array in the function `dct\_1d`. To read all 8 data, it takes 4 + 1 clock cycles. The extra 1 cycle comes from the fact that it takes 1 cycle to compute address and 1 cycle to get data from BRAM.

For the case with array partition, from Fig.10(a) we see that the 8 memory reads take place all in 2 clock cycles.

TABLE-1 above shows comparison between the latencies and interval of the `dct\_1d` functions of sol3 and sol4. We see that in applying array partition, both latency and interval reduced by 5 cycles.

• In the dataflow optimization, is the three blocks dct\_2d, read\_data, write\_data running in parallel? How do you tell lit?

Yes, since the interval of `dct` is less than the sum of individual latencies for `read\_data`, `dct\_2d`, `write\_data`.

• Run C/RTL co simulation. Introduce Dataflow Graph, and dataflow viewer.



• Use Dataflow viewer perform throughput analysis, FIFO sizing, channel status.

The throughput determined by `II`, and overall `II` of a system of functions is the maximum of the `II`'s of the al functions on the longest path. From Fig.12 we see that the largest `II` is 67.

Analyze the final interval achieved? Can it be further optimized?



The final interval achieve is 73, as shown in Fig.13.

Github Link

https://github.com/Ri-chard-Wu/AAHLS